# LICENSED TO MECON Limited. - RANCHI/BANGALORE FOR INTERNAL USE AT THIS LOCATION ONLY, SUPPLIED BY BOOK SUPPLY BUREAU

# TECHNICAL REPORT

#### IEC TR 61967-4-1

First edition 2005-02

Integrated circuits – Measurement of electromagnetic emissions, 150 kHz to 1 GHz –

#### Part 4-1:

Measurement of conducted emissions – 1  $\Omega/150~\Omega$  direct coupling method – Application guidance to IEC 61967-4



#### **Publication numbering**

As from 1 January 1997 all IEC publications are issued with a designation in the 60000 series. For example, IEC 34-1 is now referred to as IEC 60034-1.

#### **Consolidated editions**

The IEC is now publishing consolidated versions of its publications. For example, edition numbers 1.0, 1.1 and 1.2 refer, respectively, to the base publication, the base publication incorporating amendment 1 and the base publication incorporating amendments 1 and 2.

#### Further information on IEC publications

The technical content of IEC publications is kept under constant review by the IEC, thus ensuring that the content reflects current technology. Information relating to this publication, including its validity, is available in the IEC Catalogue of publications (see below) in addition to new editions, amendments and corrigenda. Information on the subjects under consideration and work in progress undertaken by the technical committee which has prepared this publication, as well as the list of publications issued, is also available from the following:

#### IEC Web Site (<u>www.iec.ch</u>)

#### Catalogue of IEC publications

The on-line catalogue on the IEC web site (<a href="www.iec.ch/searchpub">www.iec.ch/searchpub</a>) enables you to search by a variety of criteria including text searches, technical committees and date of publication. On-line information is also available on recently issued publications, withdrawn and replaced publications, as well as corrigenda.

#### IEC Just Published

This summary of recently issued publications (<a href="www.iec.ch/online\_news/"www.iec.ch/online\_news/"justpub">www.iec.ch/online\_news/"justpub</a>) is also available by email. Please contact the Customer Service Centre (see below) for further information.

#### Customer Service Centre

If you have any questions regarding this publication or need further assistance, please contact the Customer Service Centre:

Email: custserv@iec.ch
Tel: +41 22 919 02 11
Fax: +41 22 919 03 00

# LICENSED TO MECON Limited. - RANCHI/BANGALORE FOR INTERNAL USE AT THIS LOCATION ONLY, SUPPLIED BY BOOK SUPPLY BUREAU

# TECHNICAL REPORT

#### IEC TR 61967-4-1

First edition 2005-02

Integrated circuits – Measurement of electromagnetic emissions, 150 kHz to 1 GHz –

#### Part 4-1:

Measurement of conducted emissions – 1  $\Omega/150~\Omega$  direct coupling method – Application guidance to IEC 61967-4

© IEC 2005 — Copyright - all rights reserved

No part of this publication may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying and microfilm, without permission in writing from the publisher.

International Electrotechnical Commission, 3, rue de Varembé, PO Box 131, CH-1211 Geneva 20, Switzerland Telephone: +41 22 919 02 11 Telefax: +41 22 919 03 00 E-mail: inmail@iec.ch Web: www.iec.ch



PRICE CODE



#### CONTENTS

| FO     | DREWORD                                                                                          | 4  |
|--------|--------------------------------------------------------------------------------------------------|----|
| 1      | Scope                                                                                            | 6  |
| 2      | Normative references                                                                             |    |
| -<br>3 | Terms and definitions                                                                            |    |
| 4      | Splitting ICs into IC function modules                                                           |    |
| •      | 4.1 Background                                                                                   |    |
|        | 4.2 Benefits                                                                                     |    |
|        | 4.3 IC function modules                                                                          |    |
|        | 4.4 Example matrix for splitting ICs into IC function modules                                    |    |
| 5      | Workflow to perform IC EMC emission tests                                                        | 15 |
|        | 5.1 Emission test philosophy                                                                     | 15 |
|        | 5.2 Flowchart of performing emission tests                                                       | 15 |
| 6      | Test configurations for IC function modules                                                      | 16 |
|        | 6.1 EMC test recommendations for IC function modules                                             | 16 |
|        | 6.2 Port selection guide                                                                         |    |
|        | 6.3 Test networks at selected ports                                                              |    |
|        | 6.4 Supply selection guide                                                                       |    |
|        | 6.5 Test networks at selected supplies                                                           |    |
|        | 6.6 Parameter initialization of <i>IC function modules</i> for testing                           |    |
| 7      | 6.7 Test parameter for performing conducted emission measurements                                |    |
| 7      | Test board layout recommendations                                                                |    |
|        | 7.1 Common test board recommendations                                                            |    |
|        | 7.2 150 Ω network on 2 layer and multi layer PCB                                                 |    |
| 0      | 7.3 1 $\Omega$ network on 2 layer and multi-layer PCB                                            |    |
| 8      | rest report                                                                                      | 31 |
| An     | nex A (normative) IEC 61967-4 test network modification                                          | 38 |
| An     | nex B (informative) Trace impedance calculation                                                  | 40 |
|        | nex C (informative) Examples for splitting ICs into IC function modules                          |    |
|        |                                                                                                  |    |
| Fig    | gure 1 – Common definition of an IC function module                                              | 8  |
| Fig    | gure 2 – Flowchart of performing emission tests                                                  | 15 |
| Fig    | gure 3 – Test network for IC function module line driver                                         | 18 |
|        | gure 4 – <i>Symmetrical line driver</i> without termination (not required by bus system tasheet) | 18 |
|        | gure 5 – Symmetrical line driver with termination required by bus system datasheet               |    |
| _      | gure 6 – Test network for IC function module <i>line driver</i>                                  |    |
|        | gure 7 – Test network for IC function module <i>high side driver</i>                             |    |
| _      | gure 8 – Test network for IC function module <i>low side driver</i>                              |    |
| _      | gure 9 – Conducted emission measurement circuits for IC function module <i>supply</i>            |    |
| _      |                                                                                                  |    |
|        | gure 10 – Layout recommendation 150 Ω network                                                    |    |
| 10     | gure 11 – Layout recommendation 1 $\Omega$ network                                               | 37 |

| Figure A.1 – 150 $\Omega$ network, attenuation chart of some example capacitor values38                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure B.1 – Micro stripline40                                                                                                                     |
| Figure B.2 – Symmetric stripline4                                                                                                                  |
| Figure B.3 – Offset stripline4                                                                                                                     |
|                                                                                                                                                    |
| Table 1 – Example matrix for splitting ICs into IC function modules                                                                                |
| Table 2 – EMC test recommendations for IC function modules                                                                                         |
| Table 3 – Test port selection table1                                                                                                               |
| Table 4 – Creating priority for a subset of <i>supply</i> modules                                                                                  |
| Table 5 – <i>Driver</i> toggling definition                                                                                                        |
| Table 6 – Test initialization software module for <i>cores</i> containing a <i>CPU</i>                                                             |
| Table 7 –Test loop software module for <i>cores</i> containing a <i>CPU</i> 29                                                                     |
| Table 8 – Test procedure driver switching noise, with CPU                                                                                          |
| Table 9 – Test procedure driver switching noise, without CPU                                                                                       |
| Table 10 – Test procedure port internal crosstalk, with CPU                                                                                        |
| Table 11 – Test procedure regional signal driver supply noise, with CPU3                                                                           |
| Table 12 – Test procedure regional signal driver supply noise, without CPU3                                                                        |
| Table 13 – Test procedure symmetrical line drivers, with CPU                                                                                       |
| Table 14 – Test procedure symmetrical line drivers, without CPU                                                                                    |
| Table 15 –Test procedure high side drivers (without CPU)                                                                                           |
| Table 16 – Test procedure low side drivers (without CPU)                                                                                           |
| Table 17 – Test procedure core supply, without CPU                                                                                                 |
| Table 18 – Test procedure core to drivers and inputs crosstalk, without CPU34                                                                      |
| Table 19 – Test procedure core supply, core with CPU                                                                                               |
| Table 20 – Test procedure <i>core</i> to <i>drivers</i> and <i>inputs</i> crosstalk, core with CPU, single <i>driver</i> or input port             |
| Table 21 – Test procedure <i>core</i> to <i>drivers</i> and <i>inputs</i> crosstalk, with <i>CPU</i> , multiple <i>driver</i> or <i>input port</i> |
| Table 22 – Test procedure <i>oscillator</i> supply noise, <i>with CPU</i>                                                                          |
| Table 23 – Test procedure <i>oscillator</i> supply noise, <i>with Or O</i>                                                                         |
| Table A.1 – Limit frequencies of modified DC block capacitor values in 150 $\Omega$ network39                                                      |

#### INTERNATIONAL ELECTROTECHNICAL COMMISSION

## INTEGRATED CIRCUITS – MEASUREMENT OF ELECTROMAGNETIC EMISSIONS, 150 kHz TO 1 GHz –

Part 4-1: Measurement of conducted emissions – 1  $\Omega/150~\Omega$  direct coupling method – Application guidance to IEC 61967-4

#### **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC provides no marking procedure to indicate its approval and cannot be rendered responsible for any equipment declared to be in conformity with an IEC Publication.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

The main task of IEC technical committees is to prepare International Standards. However, a technical committee may propose the publication of a technical report when it has collected data of a different kind from that which is normally published as an International Standard, for example "state of the art".

IEC 61967-4-1, which is a technical report, has been prepared by subcommittee 47A: Integrated circuits, of IEC technical committee 47: Semiconductor devices.

The text of this technical report is based on the following documents:

| Enquiry draft | Report on voting |
|---------------|------------------|
| 47A/694/DTR   | 47A/702A/RVC     |

Full information on the voting for the approval of this technical report can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

IEC 61967 consists of the following parts, under the general title *Integrated circuits – Measurement of electromagnetic emissions*, 150 kHz to 1 GHz

- Part 1 General conditions and definitions
- Part 2 Measurement of radiated emissions TEM-cell method
- Part 3 Measurement of radiated emissions Surface scan method
- Part 4 Measurement of conducted emissions 1  $\Omega$  / 150  $\Omega$  Direct coupling method
- Part 5 Measurement of conducted emissions Workbench Faraday cage method
- Part 6 Measurement of conducted emissions Magnetic probe method

The committee has decided that the contents of this publication will remain unchanged until the maintenance result date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed;
- withdrawn;
- · replaced by a revised edition, or
- amended.

A bilingual version of this Technical Report may be issued at a later date.

### INTEGRATED CIRCUITS – MEASUREMENT OF ELECTROMAGNETIC EMISSIONS, 150 kHz TO 1 GHz –

# Part 4-1: Measurement of conducted emissions – 1 $\Omega/150~\Omega$ direct coupling method – Application guidance to IEC 61967-4

#### 1 Scope

This technical report serves as an application guidance and relates to IEC 61967-4. The division of *IC types* into  $\rightarrow$ *IC function modules* and the software modules for  $\rightarrow$ *cores* with *CPU* can be used for Parts 3, 5 and 6 of IEC 61967 as well. This report gives advice for performing test methods described in IEC 61967-4 by classifying types of integrated circuits (ICs) and providing hints for test applications related to the IC type classification.

To obtain comparable results of IC emission measurements using IEC 61967-4, definitions are given which are in addition to the general conditions specified in IEC 61967-1 and IEC 61967-4. These definitions concern IC related operating modes, pins and  $\rightarrow ports$  to be tested, test set-ups according IEC 61967-4, including description of load circuits and RF path, and IC related emission limits (or limit classes). Parts of the guidance provided by this technical report may be applicable to other parts of IEC 61967.

#### 2 Normative references

The following referenced documents are indispensable for the application of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 60050(101), International Electrotechnical Vocabulary (IEV) – Part 101: Mathematics

IEC 60050(161:1990), International Electrotechnical Vocabulary (IEV) – Part 161: Electromagnetic compatibility
Amendment 2 (1998)

IEC 61967-1, Integrated circuits – Measurement of electromagnetic emissions 150 kHz to 1 GHz – Part 1: General conditions and definitions

IEC 61967-2, Integrated circuits – Measurement of electromagnetic emissions 150 kHz to 1 GHz – Part 2: Measurement of radiated emissions, TEM-cell method1

IEC 61967-3, Integrated circuits – Measurement of electromagnetic emissions 150 kHz to 1 GHz – Part 3: Measurement of radiated emissions, surface scan method?

IEC 61967-4, Integrated circuits – Measurement of electromagnetic emissions 150 kHz to 1 GHz – Part 4: Measurement of conducted emissions – 1  $\Omega$ /150  $\Omega$  direct coupling method

<sup>1.</sup> In preparation.

<sup>2</sup> To be published.

IEC 61967-5, Integrated circuits - Measurement of electromagnetic emissions, 150 kHz to 1 GHz - Part 5: Measurement of conducted emissions, Workbench Faraday Cage method

IEC 61967-6, Integrated circuits – Measurement of electromagnetic emissions, 150 kHz to 1 GHz – Part 6: Measurement of conducted emissions – Magnetic probe method

ISO 9141, Road vehicle – Diagnostic systems – Requirements for interchange of digital information

#### 3 Terms and definitions

For the purposes of this document, the following terms and definitions apply.

#### 3.1

#### analog

pertaining to the representation of information by means of a physical quantity which may at any instant within a continuous time interval assume any value within a continuous interval of values

NOTE The quantity considered may, for example, follow continuously the values of another physical quantity representing information.

[IEV 101-12-05]

#### 3.2

#### core

→IC function module without any connection outside the IC via pins

NOTE The supply is connected via the *IC function module supply* to pins, signals to pins are connected via the *IC function module driver*.

#### 3.3

#### common mode (CM) current

in a cable having more than one conductor, including shields and screens, if any, the magnitude of the sum of the phasors representing the currents in each conductor

[IEV 161-04-39]

#### 3.4

#### digital

pertaining to the representation of information by distinct states or discrete values

[IEV 101-12-07]

#### 3.5

#### differential mode (DM) current

in a two-conductor cable, or for two particular conductors in a multi-conductor cable, half the magnitude of the difference of the phasors representing the currents in each conductor

[IEV 161-04-38]

#### 3 6

#### EMC pin type

#### 3.6.1

#### global pin

signal carrier which comes from or leaves the application via a cable harness

NOTE The cable harness is an antenna for RF energy.

In general, there are series impedances (discrete components, PCB traces) and capacitances to an application's ground system in between the cable harness and the IC pin to reduce the IC pin's RF emission.

#### 3.6.2

#### local pin

signal carrier which does not leave the application via a cable harness

NOTE 1 It remains on the application PCB as a signal between two components with or without additional EMC components.

NOTE 2 In general, the PCB traces of these signals are as short as possible. Such a trace and the loop of the signal current is a smaller antenna for RF energy in comparison to the cable harness, so the ability of the antenna to radiate RF energy is smaller.

#### 3.7

#### fixed function unit

#### **FFU**

functional core sub-unit of the  $\rightarrow$ IC function module 'Core', designed to perform one fixed function without instruction decode and execute capability

#### 3.8

#### integrated circuit

IC

set of implemented  $\rightarrow$  IC function modules in one die or package

#### 3.9

#### IC type

IC with a characteristic set of functions built in

NOTE These functions are realized with  $\rightarrow$ IC function modules.

#### 3.10

#### IC function module

functional part of an IC with at least one function and its supply connection, if needed

#### 3.10.1

#### passive IC function module

no supply system for function

#### 3.10.2

#### active IC function module

dedicated supply connection needed for function

NOTE The supply connection is handled as a separate input/output pair as it has a dedicated EMC behavior.



Figure 1 - Common definition of an IC function module

#### 3.11

#### printed circuit board

#### . PCB

piece of isolating material with fixed metal traces to connect electronic components

#### 3.12

#### port

functional set of minimum one Driver and/or minimum one Input

NOTE It is physically related to one  $\rightarrow$ fixed function unit (FFU, see IC function module core). It is very useful to define this functional set of input and/or output IC function modules to get a common description of an interface between an IC and its circuit environment.

#### 3.13

#### active port

port switched to a defined configuration or connected to  $a \rightarrow fixed$  function unit and controlled during EMC measurements

#### 3.14

#### inactive port

port switched to a defined configuration or connected to  $a \rightarrow fixed$  function unit and remains in a defined static mode

#### 3.15

#### test port

port selected for IC EMC tests

#### 3.16

#### supply pin pairs

all supply voltage pins of the same supply voltage system with their related ground pin(s) of an IC supply module

#### 4 Splitting ICs into IC function modules

#### 4.1 Background

The functionality of an IC pin can be characterized as an *IC function module*. The defined set of *IC function modules* is sufficient to be combined to every kind of IC on the market. The advantage of this set of *IC function modules* is that it provides a description of EMC test setups and emission limit levels for each single *IC function module* with its characteristic EMC behaviour.

#### 4.2 Benefits

- The number of test circuits is equivalent to the number of IC function modules independent from all IC types currently existing and future IC types (for examples for dividing actual IC types into IC function modules, see Annex C).
- The test circuit for each IC function module can be described precisely.
- Emission limits can be defined for each IC function module.<sup>3</sup>.

#### 4.3 IC function modules

#### 4.3.1 Port

The port is an interface between an IC and its circuit environment.

Limit definitions are not the target of IEC standardization. Limits have to be defined by the specific user groups, depending on application of EMC requirements in the business field concerned.

IC function modules comprising a set of at least one IC function module 'Driver' and/or one IC function module 'Input' are called 'port modules'. If there is no driver implemented in the port or only 'local pin' defined drivers are implemented, the port is referred to as a 'local pin' type port. If 'global pin' defined drivers are implemented, the port is referred to as a 'global pin' port.



The *Port* can be a combination of eight kinds of *port modules*:

#### 4.3.1.1 Line driver

Drives signals into cables (signals leaving application to cable harness).

Examples: ISO 9141 outputs, LIN outputs.

#### 4.3.1.2 Line receiver

Receives signals from cables (signals get into application from cable harness).

Examples: ISO 9141 inputs, LIN inputs.

#### 4.3.1.3 Symmetrical line driver

Drives differential signals into cables with two phase-correlated outputs (signals leaving application to cable harness).

Examples: CAN outputs, LVDS outputs.

#### 4.3.1.4 Symmetrical line receiver

Receives differential signals from cables with two phase-correlated inputs cables (signals get into application from cable harness).

Examples: CAN inputs, LVDS inputs.

#### 4.3.1.5 Regional signal driver

Drives signals into all other kind of lines than cables not leaving the application (application local signals).

. . . .

EMC pin type: 'global'

EMC pin type: 'global'

EMC pin type: 'global'

EMC pin type: 'global'

EMC pin type: 'local'

Examples: Digital signals: →Ports with inputs and outputs in 'Output mode', serial

data outputs, clock outputs, status signal outputs.

Analog signals: operational amplifier outputs.

#### 4.3.1.6 Regional Input

Receives signals with any or discrete voltage level from all kinds of lines other than cables leaving the applications (local signals on application PCB).

Examples: Digital signals: →Ports with input and output modules in 'Input mode',

serial data inputs, clock inputs, status signal inputs (not related to other IC function modules), interrupt inputs.

Analog signals: Input stages of operational amplifiers, input stages of

ADCs.

#### 4.3.1.7 High side driver

EMC pin type: 'global' or 'local'

EMC pin type: 'local'

Drives power into loads. The current flows out of the driver. If driver and load are on same application PCB, the EMC pin type of the driver is 'local', if it is separated by a cable harness, the EMC pin type of the driver is 'global'.

Examples: High side switch, switched power supply current output (step down converter).

#### 4.3.1.8 Low side driver

EMC pin type: 'global' or 'local'

Drives power into loads. The current flows into the driver. If driver and load is on same application PCB, the EMC pin type of the driver is 'local', if it is separated by a cable harness, the EMC pin type of the driver is 'global'.

Examples: Low side switch, switched power supply current input (step up converter).

#### **4.3.2 Supply**

Distributes supply current to at least one IC function module.

An IC function module with at least one current input pin of same supply system and minimum one current output pin. It may contain active elements like voltage stabilization and/or passive elements such as internal charge buffering, current limiting series elements and other kinds of EMC filtering.



#### 4.3.3 Core

A core is an IC function module without any connection outside of the IC via pins.

NOTE The supply is connected via the IC function module supply to pins. It contains a set of minimum one IC function sub-module as described below.



The core can be divided into two kinds of sub-modules:

#### 4.3.3.1 Central processing unit (CPU)

A CPU decodes and executes instructions, can make decisions and jump to a new set of instructions based on those decisions.

Sub-units within the *CPU* decode and execute instructions (Sub-Unit *CU* (*Control Unit*)) and perform arithmetic and logical operations (Sub-Unit *ALU* (*Arithmetic/Logic Unit*)), making use of small number-holding areas called *registers*.

#### 4.3.3.2 Fixed function unit (FFU)

Functional core sub-unit -> IC function module 'Core', designed to perform one analog, digital, or mixed-signal fixed function without instruction decode and execute capability

#### 4.3.3.2.1 Digital logic fixed function unit

Functional core sub-unit, designed to perform one fixed core <u>digital logic</u> function without instruction decode and execute capability.

Examples: <u>Clock distribution</u>, <u>Memory logic and arrays</u>, Registers, Timer, Watchdog Timer, State Machines, Programmable Logic Arrays (PLA).

#### 4.3.3.2.2 Analog fixed function unit

Functional core analog sub-unit, clocked or unclocked, designed to perform one fixed core analog function without instruction decode and execute capability.

Examples: Analog-to-digital-converter (ADC), Digital-to-analog-converter (DAC), Sample-and-hold-circuits, Switched capacitor filter, Charge Coupled Devices (CCDs).

#### Dedicated analog fixed function unit: sensor element

A sensor element is a converter of an environmental value into an electrical value and therefore a FFU.

Examples: Hall sensor element for magnetic field sensing, E-field sensing, acceleration

sensing. It can be combined with a precision amplifier (FFU), a supply module and a line driver to realize an IC type "sensor".

#### 4.3.4 Oscillator

Generates a periodic signal.

NOTE This IC function module is a combination of a fixed function module of the core with regional drivers and regional inputs, but because of its EMC behaviour, it is dedicated to be defined as a separate IC function module.

A fixed-frequency oscillator may be part of a phase locked loop (PLL) circuit with voltage controlled oscillator (VCO), low pass filter, frequency divider and phase detection. All pins related to these circuits (for example divider, digital logic input pins) are part of this IC function module.



#### 4.4 Example matrix for splitting ICs into IC function modules

Table 1 – Example matrix for splitting ICs into IC function modules

| F                  | unctional module                                       |             | C                       | onne                   | ction            | exte            | rnal d        | circui                    | t via ¡        | pin                             | ı                           | No pii                     | า                             | local external circuits |
|--------------------|--------------------------------------------------------|-------------|-------------------------|------------------------|------------------|-----------------|---------------|---------------------------|----------------|---------------------------------|-----------------------------|----------------------------|-------------------------------|-------------------------|
|                    |                                                        |             | Drive                   | r (out                 | puts)            |                 | I             | nputs                     | 3              | Supplies                        |                             | Core                       |                               | Core/inputs             |
| (S≡<br>inpu<br>(S≡ | supply reference connection                            | Line driver | Symmetrical line driver | Regional signal driver | High side driver | Low side driver | Line receiver | Symmetrical line receiver | Regional input | All IC function module supplies | Digital fixed function unit | Analog fixed function unit | Central processing unit (CPU) | Oscillator              |
|                    | ype examples  Microcontrollers                         |             |                         | •                      |                  |                 |               |                           | •              | •                               | •                           | •                          | •                             | •                       |
| Digital ICs        | RAM, ROM, bus                                          |             |                         | •                      |                  |                 |               |                           | •              | •                               | •                           |                            |                               |                         |
| Dig                | Logic gate ICs                                         |             |                         | •                      |                  |                 |               |                           | •              | •                               | •                           |                            |                               |                         |
| Analog ICs         | Operational amplifier                                  | (•)         | (•)                     | •                      |                  |                 |               |                           | •              | •                               |                             | •                          |                               |                         |
| alog               | VCOs                                                   |             |                         | •                      |                  |                 |               |                           | •              | •                               |                             | •                          |                               | •                       |
| An                 | Sensor circuit                                         | •           | (•)                     | (•)                    |                  |                 |               |                           |                | •                               |                             | •                          |                               |                         |
| er                 | High side switch                                       | (•)         |                         |                        | •                |                 |               |                           | •              | •                               | •                           | (•)                        |                               | (●)                     |
| driv               | Low side switch                                        | (•)         |                         |                        |                  | •               |               |                           | •              | •                               | •                           | (•)                        |                               |                         |
| Power driver       | Bridge                                                 | (•)         |                         |                        | •                | •               |               |                           | •              | •                               | •                           | (•)                        |                               |                         |
| nterface driver    | Symmetrical communication (e.g. CAN, LVDS)             |             | •                       | •                      |                  |                 |               | •                         | •              | •                               | •                           | (•)                        |                               | (•)                     |
| Interfac           | Asymmetrical communication (e.g. LIN, single wire CAN) | •           |                         | •                      |                  |                 | •             |                           | •              | •                               | •                           | (•)                        |                               | (•)                     |
| V                  | oltage regulator,<br>linear                            |             |                         | (•)                    | •                |                 | •             |                           | (•)            | •                               | (•)                         | (•)                        |                               |                         |
| V                  | oltage regulator,<br>switch mode                       |             |                         | (•)                    | •                | (•)             | •             |                           | (•)            | •                               | (•)                         | (•)                        |                               | (•)                     |
|                    | ASICs                                                  |             | •                       | •                      | •                | •               |               | Α                         | ny co          | mbination                       |                             |                            | •                             | _                       |

 <sup>=</sup> standard configuration

<sup>(•) =</sup> possible alternative configuration NOTE For visual examples, see Annex C.

#### 5 Workflow to perform IC EMC emission tests

#### 5.1 Emission test philosophy

The recommended order to test a DUT is to perform measurements from 'outside' to 'inside'. Highest priority have signals and supplies defined as EMC pin type 'global', see Definition 3.6.1.

#### 5.2 Flowchart of performing emission tests



Figure 2 - Flowchart of performing emission tests

#### 6 Test configurations for IC function modules

#### 6.1 EMC test recommendations for IC function modules

The following IC function modules should be tested for conducted emission:

Table 2 - EMC test recommendations for IC function modules

| IC function module                        | ЕМС               | pin type     | Test to be considered   | Kind of coupling and emission  |  |
|-------------------------------------------|-------------------|--------------|-------------------------|--------------------------------|--|
|                                           | Local             | Global       | Considered              | output                         |  |
| Port IC function modules                  |                   |              |                         | •                              |  |
| Line driver                               |                   | •            | Yes                     | Directly to driver pin         |  |
| Line receiver                             |                   | •            | No                      | -                              |  |
| Symmetrical line driver                   |                   | •            | Yes                     | Directly to driver pins        |  |
| Symmetrical line receiver                 |                   | •            | No                      | -                              |  |
| Regional signal driver                    | •                 |              | Yes                     | Directly to driver pin         |  |
| Regional input                            | •                 |              | No                      | -                              |  |
| High side driver                          | •.1.              | •.1.         | Yes                     | Directly to driver pin         |  |
| Low side driver                           | •. <sup>1</sup> . | •,1.         | Yes                     | Directly to driver pin         |  |
| Oscillator                                | •                 |              | Yes                     | Indirectly by crosstalk to pin |  |
| Core sub modules                          |                   |              |                         |                                |  |
| CPU                                       | •                 |              | Yes                     | Crosstalk to driver pin        |  |
| Digital Logic FFU                         | •                 |              | Yes                     | Crosstalk to driver pin        |  |
| Analog FFU                                | •                 |              | No                      | -                              |  |
| Analog FFU sensor element                 | •                 |              | No                      | -                              |  |
| IC function modules supply                |                   |              |                         |                                |  |
| All available IC function module supplies | •                 | •            | Yes                     | Directly to supply pin         |  |
| 1. EMC pin type depending on whether is   | a cable hai       | ness in bety | veen pin and load or no | ot.                            |  |

#### 6.2 Port selection guide

#### 6.2.1 Test pin selection

At least one port should be prepared for measurement.

#### 6.2.2 If more than one port is implemented into the IC:

The selection of a 'representative port' should be carried out according to the following priorities:

Table 3 - Test port selection table

| Item                    | Port selection                                                                                                                                 | Testing kind of coupling                   |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| driver of a port is EMC |                                                                                                                                                | Direct coupling:<br>Driver switching noise |
|                         | All type 'global' driver pins                                                                                                                  | Indirect coupling:                         |
| line driver             |                                                                                                                                                | Crosstalk driver to driver.1               |
| and driver strength     | Fastest port, base for selection: switch to 'multi-function' and fastest switching edges and/or select port with the highest driver capability | Driver switching noise                     |
| ital signals:           | Examples                                                                                                                                       |                                            |
| outputs                 | CLOCK_OUTx                                                                                                                                     |                                            |
| signation outputs       | SPI_CLOCK                                                                                                                                      | Driver ewitching neigo                     |
| nication outputs        | SPI_MOSI                                                                                                                                       | Driver switching noise                     |
|                         | CLOCK                                                                                                                                          |                                            |
| unication outputs       | DATAx                                                                                                                                          |                                            |
| ital FFU, CPU           | Use an already selected test port                                                                                                              | Crosstalk oscillator-to-port               |
|                         | •                                                                                                                                              | ai FFII (.PII                              |

#### For example:

In case of more than one multiple driver/input ports (e.g.: microcontroller):

Select the port, consisting of identical 4 or 8 or 16, ... I/O-drivers according following criteria:

- a) The port with the shortest rising and falling time capability for emission measurements.

  NOTE EMC functionality, e.g. voltage edge control, should be disabled for port selection.
- b) Additionally this port should be the closest to the core of the microcontroller or where the highest crosstalk via supply and other noisy structures, for example clock distribution, is expected.

#### 6.3 Test networks at selected ports

#### 6.3.1 Line driver



<sup>\*</sup> Use circuit B, if more than one driver I to be tested simultaneously (means: all drivers are active) of a multiple *line driver* port, only suitable for sum emission measurement of all drivers.

| C. <sub>1</sub> .                                            | 6,8 nF or maximum load capacitance according to IC data sheet (see Annex A)        |
|--------------------------------------------------------------|------------------------------------------------------------------------------------|
| R <sub>A1</sub> =<br>R <sub>A2</sub> =<br>=R <sub>An</sub> . | $R_A _{\pm 5\%} = 120\Omega \cdot n$ $n = \text{number of line drivers}$           |
| =R <sub>An</sub> .                                           | Select a resistor according resistor standard set within the tolerance of 5 %      |
| C <sub>B1</sub> =<br>C <sub>B2</sub> =                       | $C_B _{\pm 5\%} = \frac{C_1}{n}$ $n = \text{number of line drivers}$               |
| = C <sub>Bn</sub> .                                          | Select a capacitor according to capacitor standard set within the tolerance of 5 % |

Figure 3 - Test network for IC function module line driver

#### 6.3.2 Symmetrical line driver

#### 6.3.2.1 Bus system with separate termination\*



| CB <sub>1B</sub> | 6,8 nF or maximum load capacitance according to IC data sheet (see Annex                                                                                                                                               | ( A)    |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
|                  | Common bus systems                                                                                                                                                                                                     | 240 Ω   |  |  |  |  |
| $RB_{AB}$        | Deviant definition: CAN                                                                                                                                                                                                | 120 Ω   |  |  |  |  |
|                  | NOTE The resistance matching tolerance shall be better than 10T-3T                                                                                                                                                     |         |  |  |  |  |
|                  | Common bus systems                                                                                                                                                                                                     | 6,8 nF  |  |  |  |  |
|                  | Deviant definition: CAN                                                                                                                                                                                                | 4,7 nF  |  |  |  |  |
| CB <sub>BB</sub> | NOTE The impedance of both capacitors CB shall be small compared to RA, the matching tolerance be not so tight as with the resistors. By default for CB a capacitance matching tolerance of better than is sufficient. |         |  |  |  |  |
| Termi            | nation not part of the test network, but may be needed for the symmetrical line                                                                                                                                        | driver. |  |  |  |  |

Figure 4 – Symmetrical line driver without termination (not required by bus system datasheet)

#### 6.3.2.2 Bus system with termination used for test network



| C. <sub>1</sub> .                      | 6,8 nF or maximum load capacitance according IC data sheet (see               | Annex A)       |                   |
|----------------------------------------|-------------------------------------------------------------------------------|----------------|-------------------|
|                                        |                                                                               | Examples:      |                   |
|                                        | Termination according bus system datasheet to the symmetrical                 | Bus system     | R <sub>·Ax·</sub> |
| R <sub>A1</sub> =<br>R <sub>A2</sub> - | star point (this point has no resulting current to reference ground,          | High speed CAN | 30 Ω              |
| AZ                                     | if there is no common mode current on lines)                                  | LVDS           | 50 Ω              |
|                                        |                                                                               | Airbag squib   | e.g. 1 Ω          |
|                                        |                                                                               | Examples:      |                   |
|                                        | $R_B _{\pm 5\%} = 125 \Omega - \frac{R_A}{2}$                                 | Bus system     | R <sub>·B</sub> · |
| R <sub>B</sub> .                       | _                                                                             | High Speed CAN | 110 Ω             |
|                                        | Select a resistor according resistor standard set within the tolerance of 5 % | LVDS           | 100 Ω             |
|                                        |                                                                               | Airbag squib   | 130 Ω             |

Figure 5 - Symmetrical line driver with termination required by bus system datasheet

#### 6.3.3 Regional signal driver



| C.1., C.Load.         | 6,8 nF or maxim | um load capacitance according IC data sheet (see Annex A)                                                                     |
|-----------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------|
| R <sub>Pullup</sub> . | Digital signal: | according IC data sheet, if it is needed for external pull up (default 3 300 $\Omega)$ at IC function module $\textit{input}$ |
|                       | Analog signal:  | signal connection to functional required circuit                                                                              |

Figure 6 - Test network for IC function module line driver

#### 6.3.4 High side driver



|                   |                            | Setup component var                                                                                              | iation                                       |                                              |
|-------------------|----------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|
|                   |                            | Placem                                                                                                           | ent depending on circui                      | t type                                       |
| Item              | Value                      | High side driver circuit                                                                                         | Linear voltage<br>regulator circuit          | Switched mode power supply circuit           |
| L.2.              | 5 μΗ                       | •                                                                                                                | •                                            | •                                            |
| L.3.              | acc. IC data sheet         | Shorted                                                                                                          | Shorted                                      | •                                            |
| D. <sub>1</sub> . | acc. IC data sheet         |                                                                                                                  |                                              | •                                            |
| C. <sub>2</sub> . | acc. IC data sheet         |                                                                                                                  | •                                            | •                                            |
|                   |                            | •                                                                                                                | •                                            | •                                            |
| $R_{Load}$        | According I <sub>mes</sub> | $I_{mes} = \sqrt{\frac{\Delta T}{R_{th} \cdot R_{ON150}}}$ $(\Delta T = 65 \text{ K}, I_{mes} \le 10 \text{ A})$ | I <sub>mes</sub> = 80% of I <sub>nom</sub> . | I <sub>mes</sub> = 80% of I <sub>nom</sub> . |
|                   | $R_{Load} \le 30 \Omega$   | 1                                                                                                                | 1                                            | 1                                            |
| Test<br>network   | R <sub>Load</sub> > 30 Ω   | DC load current: 2                                                                                               | 1                                            | 1                                            |

Figure 7 - Test network for IC function module high side driver

#### 6.3.5 Low side driver



|                       |                               | Setup component variation                                    |                                             |  |  |  |
|-----------------------|-------------------------------|--------------------------------------------------------------|---------------------------------------------|--|--|--|
| Item                  | Value                         | Placement depending on circuit type                          |                                             |  |  |  |
| item                  | vaiue                         | Low side driver                                              | Boost converter                             |  |  |  |
| C. <sub>2</sub> .     | acc. IC data sheet            |                                                              | •                                           |  |  |  |
| C.3.                  | acc. IC data sheet            |                                                              | •                                           |  |  |  |
| L. <sub>1</sub> .     | 5 μH                          | •                                                            | Optional                                    |  |  |  |
| L. <sub>2</sub> .     | acc. IC data sheet            | Shorted                                                      | •                                           |  |  |  |
| D. <sub>1</sub> .     | acc. IC data sheet            | Shorted                                                      | •                                           |  |  |  |
|                       |                               | •                                                            | Shorted                                     |  |  |  |
| R <sub>Load,1</sub> . | According I <sub>mes</sub>    | $I_{mes} = \sqrt{\frac{\Delta T}{R_{th} \cdot R_{ON150}}}$   |                                             |  |  |  |
|                       |                               | $(\Delta T = 65 \text{ K}, I_{\text{mes}} \le 10 \text{ A})$ |                                             |  |  |  |
| <b>.</b>              | According $I_{\text{mes}}$    |                                                              | •                                           |  |  |  |
| R <sub>Load,2</sub> . |                               |                                                              | $I_{\text{mes}}$ = 80 % of $I_{\text{nom}}$ |  |  |  |
|                       | $R_{Load} \le 30 \Omega$      | 1                                                            | 1                                           |  |  |  |
| Test<br>network       | D > 20 O                      | DC load current:                                             | 4                                           |  |  |  |
|                       | $R_{\text{Load}} > 30 \Omega$ | PWM load current:                                            | 1                                           |  |  |  |

Figure 8 - Test network for IC function module low side driver

#### 6.4 Supply selection guide

All supply pin pairs related to the supplied IC function module should be tested for conducted emission.

If decoupling capacitors are needed for functionality, they have to be added to the test circuit according to EMC PCB layout recommendations.

NOTE 1 If the number of supply voltage input pins is higher than the number of ground pins, the related ground pin for each supply voltage input pin should be shown in the result documents with an IC functional block/supply rail diagram. The related ground pin is the lowest impedance current path for the supply voltage.

NOTE 2 If more than one supply pin pair is connected internally, the IC supply concept should be shown in the result documents with an IC functional block/supply rail diagram.

All available supply voltage systems should be measured in 'worst case' operation mode.

#### Selection guide for test method variations:

There are four kinds of conducted emission measurement methods on supply pins:

1  $\Omega$  method to measure the sum current in the common ground path **Configuration A:** 

method (Figure 9, Configuration A)

Configuration B: 150  $\Omega$  method to measure the sum disturbance voltage at all shorted

supply input pins of one supply system (Figure 9, Configuration B)

**Configuration C:** 150  $\Omega$  method to measure the sum disturbance voltage at dedicated and

shorted supply input pins of one supply system (Figure 9, Configuration

C)

**Configuration D:** 150  $\Omega$  method to measure the disturbance voltage at each single supply

input pin (Figure 9, Configuration D)

Use the 1  $\Omega$  method, if a sum current measurement is sufficient for characterizing the DUT. It is sufficient, if the result show emissions within a defined noise range. The definition of the allowed noise range depends on the kind of application.

NOTE 3 The reason for the used method should be mentioned in the test report. Test PCB layout recommendations for the conducted emission method can be found in Clause 7.

Each voltage input of one voltage supply system (same pin name, same IC function module supply) should be tested, if interconnection to a common supply line is 'electrically long'4. They have to be measured with a sum test point, if they can be connected in an 'electrically short'5 way.

If a subset of the available number of supply modules have to be defined for reducing the amount of tests, choose the subset according following priority:

<sup>&#</sup>x27;electrically long': If a trace is longer than the 20th part of the highest measuring frequency's wavelength. The factor '20' is a commonly used 'rule of thumb' considering wave guide in the dielectric PCB material

 $<sup>\</sup>lambda_{hi\underline{g}\underline{hest}\, test\, frequency} \ , \ see \ footnote \ above.$ 5 'electrically short': Trace shorter than

| Supplied IC function module         | EMC risk |
|-------------------------------------|----------|
| Oscillator                          | High     |
| Core with CPU                       | High     |
| Digital, clocked core without CPU   | High     |
| Ports containing 'global' drivers   | High     |
| Digital, unclocked core without CPU | Medium   |
| Ports containing regional drivers   | Medium   |
| Analog core without CPU             | Low      |

Table 4 – Creating priority for a subset of supply modules

#### 6.5 Test networks at selected supplies

Additionally to IEC 61967-4, at 150  $\Omega$  networks a 5  $\mu H$  coil for supply impedance fixing is added:



| Item                                                  | Value                                                    |  |
|-------------------------------------------------------|----------------------------------------------------------|--|
| C <sub>-D1</sub> C <sub>-Dn</sub> .C <sub>-Dx</sub> . | Supply decoupling capacitor acc. IC data sheet           |  |
| L.1L.nL.x.                                            | 5 μH independent of load current (no saturation effects) |  |

Figure 9 - Conducted emission measurement circuits for IC function module supply

#### 6.6 Parameter initialization of IC function modules for testing

#### 6.6.1 General port parameter definitions

#### Common driver output configuration

a) If no CPU is available:

If test pin is configurable, 'worst case' configuration should be used.

b) If a CPU is available:

All tested outputs with probing point must be configurable as:

- static high
- static low
- toggling

All tested outputs without probing point must be configurable as toggling output.

Toggling outputs must be configurable to:

 Maximum possible toggling frequency related to the driving FFU according following definition:

Table 5 - Driver toggling definition

| Kind of driving FFU and its output driver | Test toggling definition                                                                                       |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Register output, CPU controlled           | high tow T = 0.1 ms (f = 10 kHz)                                                                               |
| System clock output                       | $f$ = system frequency = $f_{max}$ .,<br>duty cycle: as fixed by FFU                                           |
| Communication clock output                | $f = f_{\text{max. data rate}}$<br>duty cycle: as fixed by FFU                                                 |
| Communication data output                 | $f = f_{\text{max. data rate}}$ Duty cycle: changing port pattern '0101' to '1010' and vice versa, if possible |

Various driver strengths and slew rates (if provided).

In case of EMC improvement by controlling the rising and falling times perform several tests:

Recommended: disable the improvement and

optionally: enable it on for additional measurements.

#### Multiple driver and/or inputs port pin configuration

Three types of port pins are defined:

i) Input only:

to avoid floating, an internal or external pull up resistor is required.

ii) Output without probing point:

Controlled by CPU: can be used for port toggle tests or remain static high if unused. Connected to FFU: controlled by active FFU

iii) Output with probing point:

Must be connected to the adaptation network shown in IEC 61967-4 and therefore cannot be used as input or high speed output, if controlled by CPU.

All pins not used for testing have to be inactive (not toggling or floating), if controlled by CPU, else inactive by inactive FFU.

#### 6.6.2 Test software (set of instructions) definitions for ICs containing a core with CPU

The software takes high influence on the emission level. It should include all functions which are necessary to operate different FFUs aiming at maximum functional and speed performance of the investigated IC type.

The following list describes how the software should be structured. Various *fixed function units* (*FFU*) and their corresponding input and output signals (e.g. RxD, TxD signals of CAN *FFU*, *FFU* analog-to-digital converter (ADC)) on the micro-controller must be able to be switched OFF/ON.6 This can be realized for example by using an x-bit DIP switch on the PCB or by reloading new software.

All these features shall be implemented on board and by software, but not all combinations of measurements are recommended.

Details of the software are described below.

#### 6.6.2.1 Common test pattern definitions

a) Inactive ports

Inactive ports should be switched to a non-toggling and non-floating mode.

b) Test loop time

The emission measurement dwell time should be, as a minimum, equal to the test software loop duration (see 6.6.2.3). (Taken from IEC 61967-1: the spectrum analyzer sweep period should be at least three orders of magnitude smaller than the software loop execution time (for example, sweep = 6 s, software loop  $\leq$  6 ms).)

c) System clock

The system clock is the internally used clock for data processing. It is generated by the *IC function unit oscillator* containing, as a minimum, a basic oscillator, optional a phased locked loop (PLL), voltage controlled oscillator (VCO) and a configurable clock tree divider and frequency multiplier. Measurements should use the maximum specified internal clock frequency while choosing maximum resonator frequency, if configurable. The resonator frequency, PLL multiplying factor and divider settings shall be documented.

d) Clock outputs

Drivers to distribute clock signals to external circuits are characteristically designed to drive a defined number of clock inputs. These drivers have a high EMC emission potential and should be switched at a maximum frequency and strongest driver strength mode. The clock outputs will be selected as active ports later.

e) Non-used fixed function units

Non-used fixed function units shall be disabled by software.

<sup>6</sup> The fixed function unit, its inputs and output signal drivers for interfacing with external circuits are called 'Core peripheral' in the microcontroller literature.

#### f) Driver emission test

Measurements at drivers in static mode concern either switching noise of adjacent toggling drivers or core noise crosstalk from internal activity without toggling drivers.

#### g) I/O supply voltage

If several supply voltages are possible, the highest voltage shall be applied.

#### Recommendation:

Program (CPU) start Indication

A flashing LED indicating proper program start is driven by the test software for a short time after 'reset' signal release.

An overview of recommended tests and proposals for additional tests (for more detailed analysis) are given in the following part of this clause.

#### 6.6.2.2 IC configurations by software and software modules for cores containing a CPU

In the following Tables 6 and 7, a set of software modules are described. Table 6 lists different initialization software modules. Each of these software modules arranges the IC with a *CPU core* to a defined emission test configuration described in the first three columns. Table 7 give a set of loop software modules which are running after initialization combined with one configuration described in Table 6.

NOTE Decisions made to realize the test software should be mentioned in the test report.

Table 6 – Test initialization software module for cores containing a CPU

|        | n co<br>mod | nfiguration<br>ule                                                |                                                                   |                                                                                                                                            |
|--------|-------------|-------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Name        | Short<br>description                                              | Description and definition of test initialization software module |                                                                                                                                            |
|        |             |                                                                   | System clock:                                                     | Frequency = f <sub>max</sub>                                                                                                               |
|        |             |                                                                   | CPU:                                                              | Active                                                                                                                                     |
|        |             | E.                                                                | FFUs:                                                             | All fixed function units active, if available: system clock output active                                                                  |
|        |             | tting                                                             | Active ports:                                                     | All multifunction ports switched to FFU function                                                                                           |
|        | Reference   | , se                                                              |                                                                   | Fastest slew rate of drivers                                                                                                               |
| C1     | fere        | case                                                              | Inactive ports:                                                   | All other ports                                                                                                                            |
|        | Re          | 'Worst case' setting                                              | Memory access:                                                    | Choose the memory access for the loop software module with highest emission potential ( <i>high, medium, low</i> ) available, for example: |
|        |             |                                                                   |                                                                   | High Synchronous access from external memory (burst mode)                                                                                  |
|        |             |                                                                   |                                                                   | Medium Asynchronous access from external memory                                                                                            |
|        |             |                                                                   |                                                                   | Low Internal access from on-chip memory                                                                                                    |
|        |             | tem                                                               | System clock:                                                     | Frequency = f <sub>max</sub>                                                                                                               |
|        |             | iith<br>sys                                                       | CPU:                                                              | Active                                                                                                                                     |
|        |             | w uc                                                              | FFUs:                                                             | All fixed function units inactive, except the memory interface                                                                             |
|        |             | cutic<br>acce                                                     | A - 45                                                            | Buses                                                                                                                                      |
| C2     | 1           | execu<br>bus ac<br>clock                                          | Active ports:                                                     | Bus clock (system clock output active)                                                                                                     |
|        |             | Program execution with<br>hronous bus access/ sy.<br>clock        |                                                                   | Fastest slew rate of drivers                                                                                                               |
|        |             | rogi                                                              | In a still a Danta.                                               | All other ports                                                                                                                            |
|        |             | Program execution with<br>synchronous bus access/ system<br>clock | Inactive Ports:  Memory access:                                   | Memory access for the loop software module: Synchronous access from external memory (burst mode)                                           |
|        |             | ,                                                                 | System clock:                                                     | Frequency = f <sub>max</sub>                                                                                                               |
|        |             | with<br>ccess,                                                    | CPU:                                                              | Active                                                                                                                                     |
|        |             |                                                                   | FFUs:                                                             | All fixed function units inactive, except the memory interface                                                                             |
|        |             | Program execution<br>asynchronous bus a<br>system clock           | Active ports:                                                     | Buses                                                                                                                                      |
| С3     | 2           | exe<br>ons<br>em                                                  |                                                                   | fastest slew rate of drivers                                                                                                               |
|        |             | am<br>ron<br>syst                                                 | Inactive ports:                                                   | All other ports                                                                                                                            |
|        |             | rogr                                                              |                                                                   | Bus clock (system clock output inactive)                                                                                                   |
|        |             | P<br>as)                                                          | Memory access:                                                    | Memory access for the loop software module: asynchronous access from external memory                                                       |
|        |             | out                                                               | System clock:                                                     | Frequency = $f_{\text{max}}$                                                                                                               |
|        |             | vithc                                                             | CPU:                                                              | Active                                                                                                                                     |
|        |             | on w<br>out                                                       | FFUs:                                                             | All fixed function units inactive                                                                                                          |
| C4     | 3           | cuti                                                              | Active ports:                                                     | None                                                                                                                                       |
|        |             | exe<br>m c                                                        | Inactive ports:                                                   | All ports (buses and all other ports)                                                                                                      |
|        |             | On-chip execution without<br>system clock output                  |                                                                   | Bus clock (system clock output inactive)                                                                                                   |
|        |             | `s<br>)-40                                                        | Memory access:                                                    | Memory access for the loop software module: Internal access from on-chip memory                                                            |

#### Table 6 (continued)

|             | Emission configuration module |                           |                                                                                           |                                                           |                                                                                                                         |  |
|-------------|-------------------------------|---------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Number      | Name                          | Short                     | Description and definition of test initialization software module                         |                                                           |                                                                                                                         |  |
|             |                               |                           | System clock:                                                                             | Frequenc                                                  | $y = f_{max}$                                                                                                           |  |
|             |                               |                           | CPU:                                                                                      | Active                                                    |                                                                                                                         |  |
|             |                               |                           | FFUs:                                                                                     |                                                           | function units inactive, except the FFU corresponding and driver (if system clock output is available, its test mended) |  |
|             | u                             | est                       | Active ports:                                                                             | Driver sle                                                | ew rate switched to                                                                                                     |  |
|             | ssio                          | ate t                     |                                                                                           | I. Rec                                                    | commended: Fastest slew rate                                                                                            |  |
| C5          | mis                           | W re                      |                                                                                           | II. Opt                                                   | ional: Slower slew rates                                                                                                |  |
|             | Driver emission               | r sle                     | Inactive ports:                                                                           | All other p                                               | ports                                                                                                                   |  |
|             | Driv                          | Driver slew rate test     | Memory access:                                                                            |                                                           | ne memory access for the loop software module with mission potential (low, medium, high) available, for                 |  |
|             |                               |                           |                                                                                           | Low                                                       | Internal access from on-chip memory                                                                                     |  |
|             |                               |                           |                                                                                           | Medium                                                    | Asynchronous access from external memory                                                                                |  |
|             |                               |                           |                                                                                           | High                                                      | Synchronous access from external memory (burst mode)                                                                    |  |
|             |                               |                           | System clock:                                                                             | Frequenc                                                  | $y = f_{max}$                                                                                                           |  |
|             | ٦٢                            | ator)                     | CPU:                                                                                      | Inactive (                                                | 'wait' mode, 'hold' mode), if available                                                                                 |  |
| C6          | Oscillator                    | ldle (oscillator)<br>mode | FFUs: All <i>fixed function units</i> functionally <b>in</b> active and <b>un</b> clocked |                                                           | unction units functionally inactive and unclocked                                                                       |  |
|             | Sci                           | ) (08<br>(08              | Active ports:                                                                             | None                                                      | None                                                                                                                    |  |
|             | 0                             | эрр                       | Inactive ports:                                                                           | All ports                                                 |                                                                                                                         |  |
|             |                               |                           | Memory access: Memory access for the loop software module: None                           |                                                           |                                                                                                                         |  |
|             |                               | de                        | System clock:                                                                             | Frequenc                                                  | $y = f_{max}$                                                                                                           |  |
|             |                               | ree mode                  | CPU:                                                                                      | Maximum                                                   | clock tree frequency in clock tree distribution                                                                         |  |
|             | tree                          | tree                      |                                                                                           | Inactive (                                                | 'wait' mode, 'hold' mode), if available                                                                                 |  |
| C7          | Clock                         | ock                       | FFUs:                                                                                     | All fixed f                                               | unction units clocked, but functionally inactive                                                                        |  |
|             | Cic                           | e cle                     | Active ports:                                                                             | None                                                      |                                                                                                                         |  |
|             |                               | Active clock              | Inactive ports:                                                                           | All ports                                                 |                                                                                                                         |  |
|             |                               |                           | Memory access:                                                                            | Memory a                                                  | access for the loop software module: None                                                                               |  |
|             |                               |                           | System clock: -                                                                           | Frequenc                                                  |                                                                                                                         |  |
|             |                               |                           | CPU: -                                                                                    | - Minimum required activity                               |                                                                                                                         |  |
|             |                               | מ                         | investigation                                                                             |                                                           |                                                                                                                         |  |
|             | FFU<br>le FF(                 |                           | Active ports: -                                                                           |                                                           | d ports by FFU under investigation                                                                                      |  |
| C8 Single F |                               | ngle                      | Inactive ports: -                                                                         | All other p                                               |                                                                                                                         |  |
|             |                               | Test single FFU           | Memory access: -                                                                          |                                                           | ne memory access for the loop software module with mission potential (low, medium, high) available, for                 |  |
|             |                               |                           |                                                                                           | Low                                                       | Internal access from on-chip memory                                                                                     |  |
|             |                               |                           |                                                                                           | Medium                                                    | Asynchronous access from external memory                                                                                |  |
|             |                               |                           |                                                                                           | High Synchronous access from external memory (burst mode) |                                                                                                                         |  |

#### Table 6 (continued)

| Emissio | on co<br>mod             | nfiguration<br>ule                                  | Description and definition of test initialization software module                     |  |
|---------|--------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------|--|
| Number  | Name                     | Short<br>description                                |                                                                                       |  |
| C9      | Reduced system frequency | On-chip execution at<br>reduced system<br>frequency | System clock: - Frequency $< f_{\text{max}}$ Combined with configuration modules C1C8 |  |

NOTE 1 The measurement should start after finishing the initialization.

NOTE 2 This table may be extended by further tests agreed between the customer and IC supplier.

#### 6.6.2.3 Test loop software module for cores containing a CPU

Table 7 -Test loop software module for cores containing a CPU

| Emission software module |                               | Description and definition of test loop software module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|--------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Number                   | Short description             | Description and definition of test loop software module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| S0                       | Idle                          | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| <b>S1</b>                | Fastest instruction loop      | Label: jump(unconditional) label                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| <b>S2</b>                | RAM copy                      | Copied data range is equal or more than 10% of available RAM. Data pattern is alternating \$AA and \$55 (length depending on data bus width) in consecutive RAM access. Source memory area and destination memory area should differ by the maximum number of address bits  Upper memory limit  101010101  104 Upper memory limit  101010101  101010101  108 Upper memory imit  108 Upper memory imit  101010101  101010101  108 Upper memory imit  101010101  101010101  108 Upper memory imit  101010101  101010101  101010101  10101010 |  |  |
| <b>S</b> 3               | Driver output action          | Toggling driver outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| <b>S4</b>                | IEC increment                 | (Taken from IEC 61967-1, Annex B): "This simple routine implements a counter function using a single 8-bit port. Every 100 μs, the port output is incremented or decremented. After 10 count cycles (256 ms) an LED output is complemented. This will provide a blinking light indication with a frequency of about 2 Hz. For consistency, equivalent loop times should be maintained."                                                                                                                                                    |  |  |
| <b>S</b> 5               | FFU dedicated software        | CPU runs at minimum required activity for FFU controlling, target is autonomous running mode of the FFU under investigation. All FFU parameters: Adjust to EMC 'worst case' condition                                                                                                                                                                                                                                                                                                                                                      |  |  |
| NOTE Take                | care of software loop times a | ccording emission measurement dwell time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

#### 6.7 Test parameter for performing conducted emission measurements

#### 6.7.1 Ports: line drivers and regional signal drivers

#### 6.7.1.1 Emission propagation path driver switching noise

#### 6.7.1.1.1 Selection of test network

Single driver outputs:

Step by step all equipped driver outputs should be tested for conducted emission.

Multiple driver/input ports (e.g. microcontroller):

Step by step all *driver* outputs should be tested for conducted emission.

#### 6.7.1.1.2 Test procedure

- Test software, if a CPU is implemented in core module

The following conducted emission measurement sequence should be performed:

Table 8 - Test procedure driver switching noise, with CPU

| Tost name   | Test name Test pin |             | are      |
|-------------|--------------------|-------------|----------|
| rest name   | rest pill          | Recommended | Optional |
| DRIVER_EDGE | Toggle             | C5-S3       | -        |

#### - Core without CPU

The following conducted emission measurement sequence should be performed:

Table 9 - Test procedure driver switching noise, without CPU

| Test name   | Test pin  | Test condition driving FFU                                  |          |
|-------------|-----------|-------------------------------------------------------------|----------|
| rest name   | rest pili | Recommended                                                 | Optional |
| DRIVER_EDGE | Toggle    | FFU in EMC 'worst case' parameters, (e.g. with $f_{max}$ ). | -        |

#### 6.7.1.2 Emission propagation path port internal crosstalk

#### 6.7.1.2.1 Selection of test network

Only multiple driver/input ports (e.g. microcontroller):

Step by step all *driver* outputs equipped with Network B (see Figure 6) should be tested for conducted emission.

#### 6.7.1.2.2 Test procedure

- Test software, if a CPU is implemented in core module

The following conducted emission measurement sequence should be performed:

|                                                                      | Test port    |          |               | Test software |          |
|----------------------------------------------------------------------|--------------|----------|---------------|---------------|----------|
| Test name                                                            | Loaded pins* | Test pin | Unloaded pins | Recommended   | Optional |
| IO_SUPPLY_LOW                                                        | Togglo       | Low      | High          | C5-S3         | -        |
| IO_SUPPLY_HIGH                                                       | Toggle       | High     | Підії         |               |          |
| IO_SUPPLY_INPUT*                                                     | Toggle       | Input    | High          |               |          |
| DRIVER_EDGE                                                          | Input        | Toggle   | Input         |               |          |
| * Additional test, if an <i>input</i> within a port is to be tested. |              |          |               |               |          |

Table 10 - Test procedure port internal crosstalk, with CPU

#### 6.7.1.3 Emission propagation path supply

#### 6.7.1.3.1 Selection of test network

The supply pin(s) related to the *supply module* of the *driver* should be tested for conducted emission.

#### 6.7.1.3.2 Test procedure

- Core with CPU:

The following conducted emission measurement sequence should be performed (if IC configuration available):

Table 11 - Test procedure regional signal driver supply noise, with CPU

| Test name     | Related port  | Test soft   | ware     |
|---------------|---------------|-------------|----------|
| Test name     | Driver action | Recommended | Optional |
| DRIVER_SUPPLY | Toggle        | C5-S3       | -        |

#### - Core without CPU:

The following conducted emission measurement sequence should be performed:

Table 12 - Test procedure regional signal driver supply noise, without CPU

| Test name     | Related port Test condition of IC fu |                                                              |          |
|---------------|--------------------------------------|--------------------------------------------------------------|----------|
|               | Driver action                        | Recommended                                                  | Optional |
| DRIVER_SUPPLY | EMC 'worst case' action              | IC function<br>module with EMC<br>'worst case'<br>parameters | -        |

#### 6.7.2 Ports: Symmetrical line drivers

#### 6.7.2.1 Selection of test network

Step by step all equipped driver outputs should be tested for conducted emission.

#### 6.7.2.2 Test procedure

- Test software, if a CPU is implemented in core module

The following conducted emission measurement sequence should be performed:

Table 13 - Test procedure symmetrical line drivers, with CPU

| Test name                                                      | Took nin | Test software |          |  |
|----------------------------------------------------------------|----------|---------------|----------|--|
| rest name                                                      | Test pin | Recommended   | Optional |  |
| SYM_DRIVER_CM Toggle C5-S3 -                                   |          |               |          |  |
| NOTE Network depending on termination requirements, see 6.3.2. |          |               |          |  |

#### - Core without CPU

The following conducted emission measurement sequence should be performed:

Table 14 - Test procedure symmetrical line drivers, without CPU

| Test name                                                      | Toot nin                  | Test condition driving FFU         |          |  |
|----------------------------------------------------------------|---------------------------|------------------------------------|----------|--|
| rest name                                                      | Test pin                  | Recommended                        | Optional |  |
| SYM_DRIVER_CM                                                  | Toggle with $f_{\rm max}$ | FFU in EMC 'worst case' parameters | -        |  |
| NOTE Network depending on termination requirements, see 6.3.2. |                           |                                    |          |  |

#### 6.7.3 Ports: high side driver – Emission propagation path driver switching noise and supply

#### 6.7.3.1 Selection of test network

The test network is predefined by the load current, see Figure 7.

#### 6.7.3.2 Test procedure

Table 15 –Test procedure high side drivers (without CPU)

|                                                                                                                                | riation depending on High side driver circuit circuit |                                                                                                                  | Linear<br>voltage<br>regulator<br>circuit | Switched mode power supply circuit |                     |                                       |
|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------|---------------------|---------------------------------------|
|                                                                                                                                | Test mode                                             | DC ON                                                                                                            |                                           |                                    | DC ON               | 80% power                             |
| Maximum<br>output                                                                                                              | Test current                                          | $I_{mes} = \sqrt{\frac{\Delta T}{R_{th} \cdot R_{ON150}}}$ $(\Delta T = 65 \text{ K}, I_{mes} \le 10 \text{ A})$ |                                           |                                    | 80% load<br>current | 80% load<br>current                   |
| Minimum<br>output                                                                                                              | Test mode                                             | -                                                                                                                |                                           |                                    | -                   | Open load/<br>minimum load<br>current |
|                                                                                                                                |                                                       | PWM                                                                                                              |                                           | -                                  | _                   |                                       |
| Special tests                                                                                                                  | Test mode                                             | Parameter                                                                                                        | _                                         | _                                  |                     |                                       |
|                                                                                                                                |                                                       | f.s.                                                                                                             | ı                                         | ı                                  |                     |                                       |
|                                                                                                                                |                                                       | Duty cycle                                                                                                       | -                                         | -                                  |                     |                                       |
| Test current $I_{mes} = \sqrt{\frac{\Delta T}{R_{th} \cdot R_{ON150}}}$ $(\Delta T = 65 \text{ K}, I_{mes} \leq 10 \text{ A})$ |                                                       |                                                                                                                  | _                                         | _                                  |                     |                                       |

#### 6.7.4 Ports: Low side driver

#### 6.7.5 Emission propagation path driver switching noise and supply

#### 6.7.5.1 Selection of test network

The test network is predefined by the load current, see Figure 8.

#### 6.7.5.2 Test procedure

Table 16 – Test procedure low side drivers (without CPU)

| Test modes       | Detail description       |         |                         |  |  |
|------------------|--------------------------|---------|-------------------------|--|--|
| DC On            | -                        |         |                         |  |  |
| DC Off / Standby | -                        |         |                         |  |  |
| PWM              | Parameter Value Examples |         |                         |  |  |
|                  | f <sub>s</sub> .         | Typical | 100 Hz, 10 kHz, 100 kHz |  |  |
|                  | Duty cycle               | 50%     | -                       |  |  |

| Output        | Current during test                                                                                  |  |  |
|---------------|------------------------------------------------------------------------------------------------------|--|--|
| Static output | $I_{mes} = \sqrt{\frac{\Delta T}{R_{mes}}}$ ( $\Delta T = 65 \text{ K}, I_{mes} \leq 10 \text{ A}$ ) |  |  |
| PWM output    | $\sqrt{R_{th} \cdot R_{ON150}}$                                                                      |  |  |

#### 6.7.6 Core without CPU, containing only fixed function units

#### 6.7.6.1 Emission propagation path core supply

#### 6.7.6.1.1 Selection of test network

The supply pin(s) related to the *supply module* of the *core* should be tested for conducted emission.

#### 6.7.6.1.2 Test procedure

The following conducted emission measurement sequence should be performed:

Table 17 - Test procedure core supply, without CPU

| Test number | Test condition FFUs |          |
|-------------|---------------------|----------|
| rest number | Recommended         | Optional |
| CORE_SUPPLY | See note -          |          |

NOTE The IC should be active with all functions in a 'worst case' condition. If the set of functions of the IC could vary by input parameters, the test set-up must be able to realize the 'worst case' of emission.

#### 6.7.6.2 Emission propagation path crosstalk core to drivers and Inputs

NOTE Core crosstalk and port supply coupling should be sufficiently tested at active ports.

#### 6.7.6.2.1 Selection of test network

Select the driver, where the highest emission of the *fixed function module core* is expected. The reason for this selection should be stated in the test report.

#### 6.7.6.2.2 Test procedure

The following conducted emission measurement sequence should be performed:

Table 18 - Test procedure core to drivers and inputs crosstalk, without CPU

| Test number | Test condition FFUs |          |
|-------------|---------------------|----------|
| rest number | Recommended         | Optional |
| CORE_SUPPLY | See note –          |          |

NOTE The IC should be active with all functions in a 'worst case' condition. If the set of functions of the IC could vary by input parameters, the test set-up must be able to realize the 'worst case' of emission.

#### 6.7.7 Core with CPU

#### 6.7.7.1 Emission propagation path core supply

#### 6.7.7.1.1 Selection of test network

The supply pin(s) related to the supply module of the *core* should be tested for conducted emission.

#### 6.7.7.1.2 Test procedure

The following conducted emission measurement sequence should be performed:

Table 19 - Test procedure core supply, core with CPU

| Test number | Test software |                                                    |
|-------------|---------------|----------------------------------------------------|
| rest number | Recommended   | Optional                                           |
| CORE_SUPPLY | C1-S2         | If available, 'worst case' of: C2-S2, C3-S2, C4-S2 |

#### 6.7.7.2 Emission propagation path crosstalk core to drivers and inputs

#### 6.7.7.2.1 Selection of test network

The emission of the core is measured indirectly by a crosstalk measurement through IC function modules *drivers* and *inputs*. This measurement is done in combination with testing *drivers*.

If more then one port is equipped as a test port, select the port closest to core according floorplan (see Table 3).

#### 6.7.7.2.2 Test procedure - Single driver and/or input port

The following conducted emission measurement sequence should be performed:

Table 20 – Test procedure core to drivers and inputs crosstalk, core with CPU, single driver or input port

| Took name                                                                                    | Took min (if outmus) | Test software |                                   |  |
|----------------------------------------------------------------------------------------------|----------------------|---------------|-----------------------------------|--|
| Test name                                                                                    | Test pin (if output) |               |                                   |  |
| CT_CORE_IO_LOW                                                                               | Low                  |               | If available,<br>'worst case' of: |  |
| CT_CORE_IO_HIGH                                                                              | High                 |               | C2-S2                             |  |
| If an all about                                                                              |                      |               | C3-S2                             |  |
| If available:<br>CT_CORE_IO_INPUT                                                            | Input                |               | C4-S2                             |  |
| NOTE Same test network configuration for conducted emission of <i>→Driver</i> noise, see 6.3 |                      |               |                                   |  |

#### 6.7.7.2.3 Test procedure - Multiple driver and/or input port

The following conducted emission measurement sequence should be performed:

Table 21 – Test procedure core to drivers and inputs crosstalk, with CPU, multiple driver or input port

| Test name                                                                                     | Test port       |              |                   | Test software |                                   |
|-----------------------------------------------------------------------------------------------|-----------------|--------------|-------------------|---------------|-----------------------------------|
|                                                                                               | Loaded<br>Pins* | Test<br>Pin* | Unloaded<br>Pins* | Recommended   | Optional                          |
| CT_CORE_IO_LOW                                                                                |                 | Low          |                   |               | If available,<br>'worst case' of: |
| CT_CORE_IO_HIGH                                                                               | Input           | High Input   | C1-S2             | C2-S2         |                                   |
| le                                                                                            | -               |              |                   |               | C3-S2                             |
| <pre>If available: CT_CORE_IO_INPUT</pre>                                                     |                 | Input        | Input             |               | C4-S2                             |
| * If output.                                                                                  | •               | •            |                   |               | •                                 |
| NOTE Same test network configuration for conducted emission of <i>→Driver</i> noise, see 6.3. |                 |              |                   |               |                                   |

#### 6.7.8 Oscillator

To obtain information concerning emission behaviour of the IC function module *oscillator*, it should be active all the time within the emission tests.

#### 6.7.8.1 Emission propagation path supply

#### 6.7.8.1.1 Selection of test network

The supply pin pair related to the *supply module* of the *oscillator* have to be tested for conducted emission, see 6.4.

#### 6.7.8.1.2 Test procedure

- Core with CPU:

The following conducted emission measurement sequence should be performed (if IC configuration available):

Table 22 - Test procedure oscillator supply noise, with CPU

| Test name  | Test software |          |  |  |
|------------|---------------|----------|--|--|
|            | Recommended   | Optional |  |  |
| CLOCK_TREE | C7-S0         | _        |  |  |
| osc        | -             | C6-S0    |  |  |

#### Core without CPU:

The following conducted emission measurement sequence should be performed:

Table 23 - Test procedure oscillator supply noise, without CPU

| Test name | Test condition of IC function module                |          |  |
|-----------|-----------------------------------------------------|----------|--|
|           | Recommended                                         | Optional |  |
| OSC       | IC function module with EMC 'worst case' parameters | -        |  |

#### 6.7.8.2 Emission propagation path crosstalk to other IC function modules

As the IC function module *oscillator* is recommended for all other clocked function modules in an IC with oscillator, it shall be tested indirectly within the measurement of other core IC function modules.

#### 7 Test board layout recommendations

#### 7.1 Common test board recommendations

The test board should be designed as described in IEC 61967-4. It is built with a minimum of two layers, one as a dedicated ground plane and impedant-defined 150  $\Omega$  striplines.

**Optional:** The test board should be able to combine different IC EMC test methods. To perform emission measurements with a TEM-cell, the test PCB recommendations described in IEC 61967-2 should serve as the base for creating a combination test board with 150  $\Omega/1$   $\Omega$  networks.

#### 7.2 150 $\Omega$ network on 2 layer and multi layer PCB



NOTE The impedance of signal island at the IC pin is not 150  $\Omega$ , but can be neglected as it is as small as possible.

Figure 10 – Layout recommendation 150  $\Omega$  network

#### 7.3 1 $\Omega$ network on 2 layer and multi-layer PCB



Figure 11 – Layout recommendation 1  $\Omega$  network

### 8 Test report

The following items should be in the test report:

- documentation of splitting the IC into IC function modules;
- documentation of test port selection, supply pin selection and supply test method selection;
- capacitor modifications of the test networks noted, with the valid frequency ranges marked in the result diagrams, see Annex A;
- schematic diagram of test board or reference to company internal database;
- layout of test board or parts of the layout or reference to company internal database;
- typical transfer characteristics of test circuits and test PCB traces;
- operation definitions of FFUs and implemented software modules in case of CPU availability;
- test equipment;
- result diagrams, scaled in dBµV.

## Annex A (normative)

#### IEC 61967-4 test network modification

# A.1 Calculation of new start frequency in case of modifying the coupling capacitor of the 150 $\Omega$ measuring network

Basis of calculation:

transfer ratio highpass voltage divider 
$$a = \frac{U_{out}}{U_{in}} = \frac{Z_{in}}{Z_{out}}$$
; limit definition  $a|_{-3dB} = \frac{1}{\sqrt{2}}$  (A.1)

Attenuation equation of 150  $\Omega$  network, see Figure A.1:

$$|a| = \left| \frac{U_{out}}{U_{in}} \right| = 20 \cdot \log \left| \frac{(51\Omega \| 50\Omega)}{\sqrt{(120\Omega + 51\Omega \| 50\Omega)^2 + \frac{1}{4\pi^2 f^2 C^2}}} \right|,$$

$$\text{transfer ratio for: } f \to \infty : \left| a_{f \to \infty} \right| = -15.2 \, \text{dB} \tag{A.2}$$

Equation for limit frequency (highpass -3dB point)

$$f_{-3dB|_{MHz}} \approx \frac{1}{844 \,\Omega \cdot C_{|_{\mathit{UF}}}} \tag{A.3}$$



Figure A.1 – 150  $\Omega$  network, attenuation chart of some example capacitor values

Table of useful capacitor values:

Table A.1 – Limit frequencies of modified DC block capacitor values in 150  $\Omega$  network

| Value of 150 Ω network DC block capacitor | Lower limit frequency (-3 dB) |
|-------------------------------------------|-------------------------------|
| 6,8 nF *.                                 | 174 kHz                       |
| 1 nF                                      | 1,2 MHz                       |
| 100 pF                                    | 12 MHz                        |
| 68 pF                                     | 17 MHz                        |
| 50 pF                                     | 24 MHz                        |
| 33 pF                                     | 36 MHz                        |
| Default value according to IEC standard.  |                               |

# Annex B (informative)

## Trace impedance calculation

#### B.1 Example equations for calculating microstripline impedances

#### Source of this annex part:

Hall/Hall/McCall, 'High speed digital system design', issue 2000, ISBN 0-471-36090-2

"These formulae should be used only when a field simulator is not available. A field simulator is required for the most accurate results."

#### **B.1.1** Microstrip

$$Z_0 = \sqrt{\frac{\mu_0 \mathcal{E}_0}{\mathcal{E}_e} \frac{1}{C_a}} \tag{B.1}$$

$$C_{a} = \begin{cases} \frac{2\pi\varepsilon_{0}}{\ln\left(\frac{8H}{W} + \frac{W}{4H}\right)} & \text{when } \frac{W}{H} \leq 1\\ \varepsilon_{0}\left[\frac{W}{H} + 1.393 + 0.667\ln\left(\frac{W}{H} + 1.444\right)\right] & \text{when } \frac{W}{H} > 1 \end{cases}$$
(B.2)

$$\varepsilon_e = \frac{\varepsilon_r + 1}{2} + \frac{\varepsilon_r - 1}{2} \left( 1 + \frac{12H}{W} \right)^{-\frac{1}{2}} + F - 0.217 \left( \varepsilon_r - 1 \right) \frac{T}{\sqrt{WH}}$$
(B.3)

$$F = \begin{cases} 0.02(\varepsilon_r - 1)\left(1 - \frac{W}{H}\right)^2 & \text{when } \frac{W}{H} \le 1\\ 0 & \text{when } \frac{W}{H} > 1 \end{cases}$$
(B.4)



Figure B.1 - Micro stripline

#### B.1.2 Symmetric stripline

For  $\frac{W}{H} < 0.35$ :

$$Z_{0_{\text{sym,narrow}}} = \frac{60}{\sqrt{\varepsilon_r}} \ln \frac{4H}{\pi K_1}$$
 (B.5)

$$K_{1} = \left(\frac{W}{2}\right) \left[1 + \frac{T}{W\pi} \left(1 + \ln\frac{4\pi W}{T}\right) + 0.255 \left(\frac{T}{W}\right)^{2}\right]$$
 (B.6)

For  $\frac{W}{H} > 0.35$ :

$$Z_{0_{\text{sym,wide}}} = \frac{94.15}{\sqrt{\varepsilon_r} \left( \frac{W}{H - T} + \frac{K_2}{\pi} \right)}$$
(B.7)

$$K_{2} = \frac{2}{1 - \frac{T}{H}} \ln \left( \frac{1}{1 - \frac{T}{H}} + 1 \right) - \left( \frac{1}{1 - \frac{T}{H}} - 1 \right) \ln \left( \frac{1}{\left( 1 - \frac{T}{H} \right)^{2}} - 1 \right)$$
(B.8)



Figure B.2 - Symmetric stripline

#### B.1.3 Offset stripline

"The impedance for an offset stripline is calculated from the results of the symmetrical stripline formulae. The reader should note that this formula is an approximation and the accurracy of the results should be treated as such. For more accurate results, use a field simulator."

$$Z_{0_{\text{offset}}} = 2 \frac{Z_{0_{\text{sym}}}(H_1, W, T, \varepsilon_r) Z_{0_{\text{sym}}}(H_2, W, T, \varepsilon_r)}{Z_{0_{\text{sym}}}(H_1, W, T, \varepsilon_r) + Z_{0_{\text{sym}}}(H_2, W, T, \varepsilon_r)}$$
(B.9)

where  $H_1 = 2A + T$  and  $H_2 = 2B + T$ 



Figure B.3 - Offset stripline

## Annex C (informative)

## Examples for splitting ICs into IC function modules

## C.1 Examples for splitting ICs into IC function modules

## C.1.1 Example for a micro controller



## C.1.2 Example for an operational amplifier



## C.1.3 Example for a digital state-machine ASIC with oscillator (non-CPU core)



### C.1.4 Example for a memory IC



## C.1.5 Example for a linear regulator



#### C.1.6 Example for a CAN communication driver IC



## C.1.7 Example for an H-bridge IC



## C.1.8 Example for a switched mode power supply (step down converter) (pre-)driver IC



## C.1.9 Example for a (multi) high side switch driver IC (with additional serial input)



## C.1.10 Example for a (multi) low side switch driver IC (with additional serial input)



## C.1.11 Example for an analog voltage output sensor (e.g. acceleration or pressure)



The IEC would like to offer you the best quality standards possible. To make sure that we continue to meet your needs, your feedback is essential. Would you please take a minute to answer the questions overleaf and fax them to us at +41 22 919 03 00 or mail them to the address below. Thank you!

Customer Service Centre (CSC)

**International Electrotechnical Commission** 

3, rue de Varembé 1211 Genève 20 Switzerland

or

Fax to: IEC/CSC at +41 22 919 03 00

Thank you for your contribution to the standards-making process.

**A** Prioritaire

Nicht frankieren Ne pas affranchir



Non affrancare No stamp required

## RÉPONSE PAYÉE SUISSE

Customer Service Centre (CSC)
International Electrotechnical Commission
3, rue de Varembé
1211 GENEVA 20
Switzerland



| Q1         | Please report on <b>ONE STANDARD</b> and <b>ONE STANDARD ONLY</b> . Enter the exact number of the standard: (e.g. 60601-1-1) |   | Q6 | If you ticked NOT AT ALL in Question 5 the reason is: (tick all that apply) |          |
|------------|------------------------------------------------------------------------------------------------------------------------------|---|----|-----------------------------------------------------------------------------|----------|
|            | ( 3                                                                                                                          | , |    | standard is out of date                                                     |          |
|            |                                                                                                                              |   |    | standard is incomplete                                                      |          |
|            |                                                                                                                              |   |    | standard is too academic                                                    |          |
| Q2         | Please tell us in what capacity(ies) you                                                                                     |   |    | standard is too superficial                                                 |          |
|            | bought the standard (tick all that apply).                                                                                   |   |    | title is misleading                                                         |          |
|            | I am the/a:                                                                                                                  |   |    | I made the wrong choice                                                     |          |
|            | purchasing agent                                                                                                             |   |    | other                                                                       |          |
|            | librarian                                                                                                                    |   |    |                                                                             |          |
|            | researcher                                                                                                                   |   |    |                                                                             |          |
|            | design engineer                                                                                                              |   | Q7 |                                                                             |          |
|            | safety engineer                                                                                                              |   | Q1 | Please assess the standard in the following categories, using               |          |
|            | testing engineer                                                                                                             |   |    | the numbers: (1) unacceptable,                                              |          |
|            | marketing specialist                                                                                                         |   |    |                                                                             |          |
|            | other                                                                                                                        | _ |    | (2) below average,                                                          |          |
|            | <b>C</b>                                                                                                                     |   |    | (3) average,                                                                |          |
|            |                                                                                                                              |   |    | <ul><li>(4) above average,</li><li>(5) exceptional,</li></ul>               |          |
| Q3         | I work for/in/as a:                                                                                                          |   |    | (6) not applicable                                                          |          |
|            | (tick all that apply)                                                                                                        |   |    | (o) not applicable                                                          |          |
|            | manufacturing                                                                                                                |   |    | timeliness                                                                  |          |
|            | consultant                                                                                                                   |   |    | quality of writing                                                          |          |
|            |                                                                                                                              | _ |    | technical contents                                                          |          |
|            | government                                                                                                                   |   |    | logic of arrangement of contents                                            |          |
|            | test/certification facility                                                                                                  |   |    | tables, charts, graphs, figures<br>other                                    |          |
|            | public utility                                                                                                               |   |    |                                                                             |          |
|            | education                                                                                                                    |   |    |                                                                             |          |
|            | military                                                                                                                     |   |    |                                                                             |          |
|            | other                                                                                                                        |   | Q8 | I read/use the: (tick one)                                                  |          |
| <b>~</b> 4 | The standard 200 and 160                                                                                                     |   |    | Franch tout only                                                            | _        |
| Q4         | This standard will be used for: (tick all that apply)                                                                        |   |    | French text only                                                            |          |
|            | (non an mar apply)                                                                                                           |   |    | English text only both English and French texts                             |          |
|            | general reference                                                                                                            |   |    | both English and French texts                                               | _        |
|            | product research                                                                                                             |   |    |                                                                             |          |
|            | product design/development                                                                                                   |   |    |                                                                             |          |
|            | specifications                                                                                                               |   | Q9 | ,                                                                           |          |
|            | tenders                                                                                                                      |   |    | aspect of the IEC that you would like                                       | ıld like |
|            | quality assessment                                                                                                           |   |    | us to know:                                                                 |          |
|            | certification                                                                                                                |   |    |                                                                             |          |
|            | technical documentation                                                                                                      |   |    |                                                                             |          |
|            | thesis manufacturing $\Box$                                                                                                  |   |    |                                                                             |          |
|            |                                                                                                                              |   |    |                                                                             |          |
|            | other                                                                                                                        |   |    |                                                                             |          |
|            |                                                                                                                              |   |    |                                                                             |          |
| Q5         | This standard mosts my needs:                                                                                                |   |    |                                                                             |          |
| w.J        | This standard meets my needs: (tick one)                                                                                     |   |    |                                                                             |          |
|            | ,                                                                                                                            |   |    |                                                                             |          |
|            | not at all                                                                                                                   |   |    |                                                                             |          |
|            | nearly                                                                                                                       |   |    |                                                                             |          |
|            | fairly well                                                                                                                  |   |    |                                                                             |          |
|            | exactly                                                                                                                      |   |    |                                                                             |          |



ISBN 2-8318-7832-2



ICS 31.200